-
Notifications
You must be signed in to change notification settings - Fork 12.7k
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Rollup merge of #110482 - chrisnc:armv8r-target, r=wesleywiser
Add armv8r-none-eabihf target for the Cortex-R52.
- Loading branch information
Showing
8 changed files
with
83 additions
and
0 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
35 changes: 35 additions & 0 deletions
35
compiler/rustc_target/src/spec/targets/armv8r_none_eabihf.rs
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,35 @@ | ||
// Targets the Little-endian Cortex-R52 processor (ARMv8-R) | ||
|
||
use crate::spec::{Cc, LinkerFlavor, Lld, PanicStrategy, RelocModel, Target, TargetOptions}; | ||
|
||
pub fn target() -> Target { | ||
Target { | ||
llvm_target: "armv8r-none-eabihf".into(), | ||
pointer_width: 32, | ||
data_layout: "e-m:e-p:32:32-Fi8-i64:64-v128:64:128-a:0:32-n32-S64".into(), | ||
arch: "arm".into(), | ||
|
||
options: TargetOptions { | ||
abi: "eabihf".into(), | ||
linker_flavor: LinkerFlavor::Gnu(Cc::No, Lld::Yes), | ||
linker: Some("rust-lld".into()), | ||
relocation_model: RelocModel::Static, | ||
panic_strategy: PanicStrategy::Abort, | ||
// The Cortex-R52 has two variants with respect to floating-point support: | ||
// 1. fp-armv8, SP-only, with 16 DP (32 SP) registers | ||
// 2. neon-fp-armv8, SP+DP, with 32 DP registers | ||
// Use the lesser of these two options as the default, as it will produce code | ||
// compatible with either variant. | ||
// | ||
// Reference: | ||
// Arm Cortex-R52 Processor Technical Reference Manual | ||
// - Chapter 15 Advanced SIMD and floating-point support | ||
features: "+fp-armv8,-fp64,-d32".into(), | ||
max_atomic_width: Some(64), | ||
emit_debug_gdb_scripts: false, | ||
// GCC defaults to 8 for arm-none here. | ||
c_enum_min_bits: Some(8), | ||
..Default::default() | ||
}, | ||
} | ||
} |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,40 @@ | ||
# `armv8r-none-eabihf` | ||
|
||
**Tier: 3** | ||
|
||
Bare-metal target for CPUs in the ARMv8-R architecture family, supporting | ||
dual ARM/Thumb mode, with ARM mode as the default. | ||
|
||
Processors in this family include the Arm [Cortex-R52][cortex-r52] | ||
and [Cortex-R52+][cortex-r52-plus]. | ||
|
||
See [`arm-none-eabi`](arm-none-eabi.md) for information applicable to all | ||
`arm-none-eabi` targets. | ||
|
||
[cortex-r52]: https://www.arm.com/products/silicon-ip-cpu/cortex-r/cortex-r52 | ||
[cortex-r52-plus]: https://www.arm.com/products/silicon-ip-cpu/cortex-r/cortex-r52-plus | ||
|
||
## Target maintainers | ||
|
||
- [Chris Copeland](https://github.com/chrisnc), `[email protected]` | ||
|
||
## Requirements | ||
|
||
The Cortex-R52 family always includes a floating-point unit, so there is no | ||
non-`hf` version of this target. The floating-point features assumed by this | ||
target are those of the single-precision-only config of the Cortex-R52, which | ||
has 16 double-precision registers, accessible as 32 single-precision registers. | ||
The other variant of Cortex-R52 includes double-precision, 32 double-precision | ||
registers, and Advanced SIMD (Neon). | ||
|
||
The manual refers to this as the "Full Advanced SIMD config". To compile code | ||
for this variant, use: `-C target-feature=+fp64,+d32,+neon`. See the [Advanced | ||
SIMD and floating-point support][fpu] section of the Cortex-R52 Processor | ||
Technical Reference Manual for more details. | ||
|
||
[fpu]: https://developer.arm.com/documentation/100026/0104/Advanced-SIMD-and-floating-point-support/About-the-Advanced-SIMD-and-floating-point-support | ||
|
||
## Cross-compilation toolchains and C code | ||
|
||
This target supports C code compiled with the `arm-none-eabi` target triple and | ||
`-march=armv8-r` or a suitable `-mcpu` flag. |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters