Skip to content
Change the repository type filter

All

    Repositories list

    • Notes setting up / using NiteFury
      Python
      0100Updated Mar 30, 2025Mar 30, 2025
    • Board definitions for Amaranth HDL
      Python
      BSD 2-Clause "Simplified" License
      112000Updated Mar 29, 2025Mar 29, 2025
    • tools

      Public
      Software Tools
      Makefile
      Apache License 2.0
      0100Updated Mar 29, 2025Mar 29, 2025
    • litex

      Public
      Build your hardware, easily!
      C
      Other
      606000Updated Mar 29, 2025Mar 29, 2025
    • Small footprint and configurable SDCard core
      Python
      Other
      36000Updated Mar 28, 2025Mar 28, 2025
    • litei2c

      Public
      Small footprint and configurable I2C core
      Python
      BSD 2-Clause "Simplified" License
      3000Updated Mar 27, 2025Mar 27, 2025
    • amaranth

      Public
      A modern hardware definition language and toolchain based on Python
      Python
      BSD 2-Clause "Simplified" License
      177000Updated Mar 27, 2025Mar 27, 2025
    • Python/PyPI wrapper for Verilator
      Python
      Apache License 2.0
      0000Updated Feb 2, 2025Feb 2, 2025
    • uhdm-pypi

      Public
      PyPI Packaging for UHDM
      CMake
      Apache License 2.0
      0000Updated Dec 25, 2024Dec 25, 2024
    • LiteX boards files
      Python
      BSD 2-Clause "Simplified" License
      308000Updated Dec 18, 2024Dec 18, 2024
    • litepcie

      Public
      Small footprint and configurable PCIe core
      Python
      Other
      126100Updated Dec 18, 2024Dec 18, 2024
    • litespi

      Public
      Small footprint and configurable SPI core
      Python
      BSD 2-Clause "Simplified" License
      23000Updated Dec 18, 2024Dec 18, 2024
    • synlig

      Public
      SystemVerilog support for Yosys
      Verilog
      Apache License 2.0
      25000Updated Dec 18, 2024Dec 18, 2024
    • BaseJump STL: A Standard Template Library for SystemVerilog
      SystemVerilog
      Other
      105000Updated Dec 18, 2024Dec 18, 2024
    • SystemVerilog support for Yosys
      Verilog
      Apache License 2.0
      25000Updated Dec 18, 2024Dec 18, 2024
    • Xilinx QDMA IP Drivers
      C
      443000Updated Dec 18, 2024Dec 18, 2024
    • brevitas

      Public
      Brevitas: neural network quantization in PyTorch
      Python
      Other
      207000Updated Dec 18, 2024Dec 18, 2024
    • Experimental flows using nextpnr for Xilinx devices
      C++
      ISC License
      48000Updated Dec 18, 2024Dec 18, 2024
    • Universal utility for programming FPGA
      C++
      Apache License 2.0
      283000Updated Dec 18, 2024Dec 18, 2024
    • System on Chip toolkit for Amaranth HDL
      Python
      BSD 2-Clause "Simplified" License
      32000Updated Dec 18, 2024Dec 18, 2024
    • cocotb

      Public
      cocotb, a coroutine based cosimulation library for writing VHDL and Verilog testbenches in Python
      Python
      BSD 3-Clause "New" or "Revised" License
      536000Updated Dec 18, 2024Dec 18, 2024
    • UHDM

      Public
      Universal Hardware Data Model. A complete modeling of the IEEE SystemVerilog Object Model with VPI Interface, Elaborator, Serialization, Visitor and Listener. Used as a compiled interchange format in between SystemVerilog tools. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX
      C++
      Apache License 2.0
      41000Updated Dec 18, 2024Dec 18, 2024
    • yosys

      Public
      Yosys Open SYnthesis Suite
      C++
      ISC License
      926000Updated Dec 18, 2024Dec 18, 2024
    • Build Customized FPGA Implementations for Vivado
      Java
      Other
      114000Updated Dec 18, 2024Dec 18, 2024
    • prjxray

      Public
      Documenting the Xilinx 7-series bit-stream format.
      Python
      ISC License
      156000Updated Dec 18, 2024Dec 18, 2024
    • verilator

      Public
      Verilator open-source SystemVerilog simulator and lint system
      C++
      GNU Lesser General Public License v3.0
      645000Updated Dec 18, 2024Dec 18, 2024
    • Common SystemVerilog components
      SystemVerilog
      Other
      159000Updated Dec 18, 2024Dec 18, 2024
    • verible

      Public
      Verible is a suite of SystemVerilog developer tools, including a parser, style-linter, formatter and language server
      C++
      Other
      229100Updated Dec 18, 2024Dec 18, 2024
    • hls4ml

      Public
      Machine learning on FPGAs using HLS
      C++
      Apache License 2.0
      441000Updated Dec 18, 2024Dec 18, 2024
    • liteeth

      Public
      Small footprint and configurable Ethernet core
      Python
      Other
      90000Updated Dec 18, 2024Dec 18, 2024