forked from patjak/facetimehd
-
-
Notifications
You must be signed in to change notification settings - Fork 0
/
fthd_hw.c
712 lines (561 loc) · 16.3 KB
/
fthd_hw.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
/*
* SPDX-License-Identifier: GPL-2.0-only
*
* FacetimeHD camera driver
*
* Copyright (C) 2014 Patrik Jakobsson ([email protected])
*
*/
#include <linux/delay.h>
#include "fthd_drv.h"
#include "fthd_hw.h"
#include "fthd_ddr.h"
#include "fthd_isp.h"
static int fthd_hw_s2_pll_reset(struct fthd_private *dev_priv)
{
FTHD_S2_REG_WRITE(0x40, S2_PLL_CTRL_2C);
FTHD_S2_REG_WRITE(0x0, S2_PLL_CTRL_2C);
FTHD_S2_REG_WRITE(0xbcbc1500, S2_PLL_CTRL_100);
FTHD_S2_REG_WRITE(0x0, S2_PLL_CTRL_14);
udelay(10000);
FTHD_S2_REG_WRITE(0x3, S2_PLL_CTRL_14);
dev_info(&dev_priv->pdev->dev, "PLL reset finished\n");
return 0;
}
static int fthd_hw_s2_init_pcie_link(struct fthd_private *dev_priv)
{
u32 reg;
reg = FTHD_S2_REG_READ(S2_PCIE_LINK_D000);
FTHD_S2_REG_WRITE(reg | 0x10, S2_PCIE_LINK_D000);
FTHD_S2_REG_WRITE(0x1804, S2_PCIE_LINK_D120);
FTHD_S2_REG_WRITE(0xac5800, S2_PCIE_LINK_D124);
FTHD_S2_REG_WRITE(0x1804, S2_PCIE_LINK_D120);
/* Check if PLL is powered down when S2 PCIe link is in L1 state */
reg = FTHD_S2_REG_READ(S2_PCIE_LINK_D124);
if (reg != 0xac5800) {
dev_err(&dev_priv->pdev->dev,
"Failed to init S2 PCIe link: %08x\n", reg);
return -EIO;
}
/* PLL is powered down */
dev_info(&dev_priv->pdev->dev, "S2 PCIe link init succeeded\n");
FTHD_S2_REG_WRITE(0x1f08, S2_PCIE_LINK_D128);
FTHD_S2_REG_WRITE(0x80008610, S2_PCIE_LINK_D12C);
FTHD_S2_REG_WRITE(0x1608, S2_PCIE_LINK_D128);
FTHD_S2_REG_WRITE(0x8000fc00, S2_PCIE_LINK_D12C);
FTHD_S2_REG_WRITE(0x1f08, S2_PCIE_LINK_D128);
FTHD_S2_REG_WRITE(0x80008610, S2_PCIE_LINK_D12C);
FTHD_S2_REG_WRITE(0x1708, S2_PCIE_LINK_D128);
FTHD_S2_REG_WRITE(0x800005bf, S2_PCIE_LINK_D12C);
return 0;
}
static int fthd_hw_s2_pll_init(struct fthd_private *dev_priv, u32 ddr_speed)
{
u32 ref_clk_25;
u32 reg;
int retries = 0;
reg = FTHD_S2_REG_READ(S2_PLL_REFCLK);
ref_clk_25 = reg & S2_PLL_REFCLK_25MHZ ? 1 : 0;
if (ref_clk_25)
dev_info(&dev_priv->pdev->dev, "Refclk: 25MHz (0x%x)\n", reg);
else
dev_info(&dev_priv->pdev->dev, "Refclk: 24MHz (0x%x\n", reg);
if (ddr_speed == 400) {
if (ref_clk_25) {
/* Ref clk 25 */
FTHD_S2_REG_WRITE(0x00400078, S2_PLL_CTRL_510);
FTHD_S2_REG_WRITE(0x19280804, S2_PLL_CTRL_24);
} else {
/* Ref clk 24 */
FTHD_S2_REG_WRITE(0x03200000, S2_PLL_CTRL_20);
FTHD_S2_REG_WRITE(0x14280603, S2_PLL_CTRL_24);
}
} else if (ddr_speed == 300) {
if (ref_clk_25) {
/* Ref clk 25 */
FTHD_S2_REG_WRITE(0x00480078, S2_PLL_CTRL_510);
FTHD_S2_REG_WRITE(0x19280c06, S2_PLL_CTRL_24);
} else {
/* Ref clk 24 */
FTHD_S2_REG_WRITE(0x03200000, S2_PLL_CTRL_20);
FTHD_S2_REG_WRITE(0x14280804, S2_PLL_CTRL_24);
}
} else if (ddr_speed == 200) {
if (ref_clk_25) {
/* Ref clk 25 */
FTHD_S2_REG_WRITE(0x00400078, S2_PLL_CTRL_510);
FTHD_S2_REG_WRITE(0x19281008, S2_PLL_CTRL_24);
} else {
/* Ref clk 24 */
FTHD_S2_REG_WRITE(0x03200000, S2_PLL_CTRL_20);
FTHD_S2_REG_WRITE(0x14280c06, S2_PLL_CTRL_24);
}
} else {
if (ddr_speed != 450) {
dev_err(&dev_priv->pdev->dev,
"Unsupported DDR speed %uMHz, using 450MHz\n",
ddr_speed);
ddr_speed = 450;
}
if (ref_clk_25) {
/* Ref clk 25 */
FTHD_S2_REG_WRITE(0x0048007d, S2_PLL_CTRL_510);
FTHD_S2_REG_WRITE(0x19280904, S2_PLL_CTRL_24);
} else {
/* Ref clk 24 */
FTHD_S2_REG_WRITE(0x04b00000, S2_PLL_CTRL_20);
FTHD_S2_REG_WRITE(0x14280904, S2_PLL_CTRL_24);
}
}
fthd_hw_s2_pll_reset(dev_priv);
dev_info(&dev_priv->pdev->dev, "Waiting for S2 PLL to lock at %d MHz\n",
ddr_speed);
do {
reg = FTHD_S2_REG_READ(S2_PLL_CMU_STATUS);
udelay(10);
retries++;
} while (((reg & 0xff00) & S2_PLL_CMU_STATUS_LOCKED) && retries <= 10000);
if (retries > 10000) {
dev_info(&dev_priv->pdev->dev, "Failed to lock S2 PLL: 0x%x\n",
reg);
return -EINVAL;
} else {
dev_info(&dev_priv->pdev->dev, "S2 PLL is locked after %d us\n",
(retries * 10));
}
reg = FTHD_S2_REG_READ(S2_PLL_STATUS_A8);
FTHD_S2_REG_WRITE(reg | S2_PLL_BYPASS, S2_PLL_STATUS_A8);
udelay(10000);
reg = FTHD_S2_REG_READ(S2_PLL_STATUS_A8);
if (reg & S2_PLL_BYPASS)
dev_info(&dev_priv->pdev->dev, "S2 PLL is in bypass mode\n");
else
dev_info(&dev_priv->pdev->dev, "S2 PLL is in non-bypass mode\n");
return 0;
}
static int fthd_hw_s2_preinit_ddr_controller_soc(struct fthd_private *dev_priv)
{
/* Wingardium leviosa */
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_1100);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_1104);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_1108);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_110C);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_1110);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_1114);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_1118);
FTHD_S2_REG_WRITE(0x203, S2_DDR_REG_111C);
return 0;
}
static int fthd_hw_ddr_phy_soft_reset(struct fthd_private *dev_priv)
{
/* Clear status bits? */
FTHD_S2_REG_WRITE(0x281, S2_PLL_STATUS_A8);
FTHD_S2_REG_WRITE(0xfffff, S2_PLL_CTRL_9C);
udelay(10000);
FTHD_S2_REG_WRITE(0xffbff, S2_PLL_CTRL_9C);
return 0;
}
static inline int fthd_hw_ddr_status_busy(struct fthd_private *dev_priv,
int retries, int delay)
{
int reg = 0, i;
for (i = 0; i < retries; i++) {
reg = FTHD_S2_REG_READ(S2_DDR_STATUS_2018);
if (!(reg & S2_DDR_STATUS_BUSY))
break;
if (delay > 0)
udelay(delay);
}
if (i >= retries) {
dev_err(&dev_priv->pdev->dev,
"S2_DDR_STATUS_2018 busy: retries=%d, udelay=%d, reg=0x%08x\n",
retries, delay, reg);
return -EBUSY;
}
return 0;
}
static int fthd_hw_ddr_rewrite_mode_regs(struct fthd_private *dev_priv)
{
int ret, val;
FTHD_S2_REG_WRITE(0x02000802, S2_DDR_2014);
ret = fthd_hw_ddr_status_busy(dev_priv, 500, 5);
if (ret != 0)
return ret;
FTHD_S2_REG_WRITE(0x3, S2_DDR_2014);
ret = fthd_hw_ddr_status_busy(dev_priv, 500, 5);
if (ret != 0)
return ret;
FTHD_S2_REG_WRITE(0x1, S2_DDR_2014);
ret = fthd_hw_ddr_status_busy(dev_priv, 500, 5);
if (ret != 0)
return ret;
if (dev_priv->ddr_speed == 450)
val = 0x17003000;
else
val = 0x17002000;
FTHD_S2_REG_WRITE(val, S2_DDR_2014);
ret = fthd_hw_ddr_status_busy(dev_priv, 500, 5);
if (ret != 0)
return ret;
dev_info(&dev_priv->pdev->dev,
"Rewrite DDR mode registers succeeded\n");
return 0;
}
static int fthd_hw_s2_init_ddr_controller_soc(struct fthd_private *dev_priv)
{
u32 cmd;
u32 val;
u32 reg;
u32 step_size, vdl_fine, vdl_coarse;
u32 vtt_cons, vtt_ovr;
int ret, i;
/* Read PCI config command register */
ret = pci_read_config_dword(dev_priv->pdev, 4, &cmd);
if (ret) {
dev_err(&dev_priv->pdev->dev, "Failed to read PCI config\n");
return -EIO;
}
if ((cmd & 0x07) == 0) {
dev_err(&dev_priv->pdev->dev,
"PCI link in illegal state, cfg_cmd_reg: 0x%x\n", cmd);
return -EIO;
}
reg = FTHD_S2_REG_READ(S2_PLL_CTRL_9C);
FTHD_S2_REG_WRITE(reg & 0xfffffcff, S2_PLL_CTRL_9C);
FTHD_S2_REG_WRITE(reg | 0x300, S2_PLL_CTRL_9C);
fthd_hw_s2_pll_init(dev_priv, dev_priv->ddr_speed);
fthd_hw_ddr_phy_soft_reset(dev_priv);
FTHD_S2_REG_WRITE(0x2, S2_DDR40_WL_DRV_PAD_CTL);
FTHD_S2_REG_WRITE(0x2, S2_DDR40_WL_CLK_PAD_DISABLE);
/* Disable the hardware frequency change function */
FTHD_S2_REG_WRITE(0x3f4, S2_20F8);
/* Setup the PLL */
FTHD_S2_REG_WRITE(0x40, S2_2434);
FTHD_S2_REG_WRITE(0x10000000, S2_2438);
FTHD_S2_REG_WRITE(0x4, S2_2424);
FTHD_S2_REG_WRITE(0x1f37291, S2_2430);
/* Wait for DDR PLL to lock */
for (i = 0; i <= 10000; i++) {
reg = FTHD_S2_REG_READ(S2_DDR_PLL_STATUS_2444);
if (reg & S2_DDR_PLL_STATUS_2444_LOCKED)
break;
udelay(10);
}
if (i > 10000) {
dev_err(&dev_priv->pdev->dev,
"Failed to lock DDR PHY PLL in stage 1\n");
return -EIO;
}
FTHD_S2_REG_WRITE(0x1f37205, S2_2430);
for (i = 0; i <= 10000; i++) {
reg = FTHD_S2_REG_READ(S2_DDR_PLL_STATUS_241C);
if (reg & S2_DDR_PLL_STATUS_241C_LOCKED)
break;
udelay(10);
}
if (i > 10000) {
dev_err(&dev_priv->pdev->dev,
"Failed to lock DDR PHY PLL in stage 2\n");
return -EIO;
}
udelay(10000);
/* WL */
FTHD_S2_REG_WRITE(0x0c10, S2_DDR40_PHY_PLL_DIV);
FTHD_S2_REG_WRITE(0x0010, S2_DDR40_PHY_PLL_CFG);
for (i = 0; i <= 10000; i++) {
reg = FTHD_S2_REG_READ(S2_DDR40_PHY_PLL_STATUS);
if (reg & S2_DDR40_PHY_PLL_STATUS_LOCKED)
break;
udelay(10);
}
if (i > 10000) {
dev_err(&dev_priv->pdev->dev,
"Failed to lock DDR PHY PLL in stage 3\n");
return -EIO;
}
dev_info(&dev_priv->pdev->dev,
"DDR40 PHY PLL locked on safe settings\n");
/* Default is DDR model 4 */
switch (dev_priv->ddr_model) {
case 4:
val = 0x46a00c2;
break;
case 2:
val = 0x42500c2;
break;
default:
val = 0;
}
FTHD_S2_REG_WRITE(0x10737545, S2_DDR_20A0);
FTHD_S2_REG_WRITE(0x12643173, S2_DDR_20A4);
FTHD_S2_REG_WRITE(0xff3f, S2_DDR_20A8);
FTHD_S2_REG_WRITE(val, S2_DDR_20B0);
FTHD_S2_REG_WRITE(0x101f, S2_DDR_2118);
FTHD_S2_REG_WRITE(0x1c0, S2_DDR40_PHY_AUX_CTL);
switch (dev_priv->ddr_model) {
case 4:
val = 0x2159518;
break;
case 2:
val = 0x2155558;
break;
}
FTHD_S2_REG_WRITE(val, S2_DDR40_STRAP_CTL);
if (dev_priv->ddr_speed == 450)
val = 0x108307;
else
val = 0x108286;
FTHD_S2_REG_WRITE(val, S2_DDR40_STRAP_CTL_2);
/* Strap control */
FTHD_S2_REG_WRITE(0x2159559, S2_DDR40_STRAP_CTL);
/* Polling for STRAP valid */
for (i = 0; i < 10000; i++) {
reg = FTHD_S2_REG_READ(S2_DDR40_STRAP_STATUS);
if (reg & 0x1)
break;
udelay(10);
}
if (i >= 10000) {
dev_err(&dev_priv->pdev->dev,
"Timeout waiting for STRAP valid\n");
return -ENODEV;
} else {
dev_info(&dev_priv->pdev->dev, "STRAP valid\n");
}
/* Manual DDR40 PHY init */
if (dev_priv->ddr_speed != 450) {
dev_warn(&dev_priv->pdev->dev,
"DDR frequency is %u (should be 450 MHz)",
dev_priv->ddr_speed);
}
dev_info(&dev_priv->pdev->dev,
"Configuring DDR PLLs for %u MHz\n", dev_priv->ddr_speed);
if ((dev_priv->ddr_speed * 2) < 500)
val = 0x2040;
else
val = 0x810;
/* Start programming the DDR PLL */
reg = FTHD_S2_REG_READ(S2_DDR40_PHY_PLL_DIV);
reg &= 0xffffc700;
val |= reg;
FTHD_S2_REG_WRITE(val, S2_DDR40_PHY_PLL_DIV);
reg = FTHD_S2_REG_READ(S2_DDR40_PHY_PLL_CFG);
reg &= 0xfffffffd;
FTHD_S2_REG_WRITE(reg, S2_DDR40_PHY_PLL_CFG);
/* Start polling for the lock */
for (i = 0; i < 100; i++) {
reg = FTHD_S2_REG_READ(S2_DDR40_PHY_PLL_STATUS);
if (reg & S2_DDR40_PHY_PLL_STATUS_LOCKED)
break;
udelay(1);
}
if (i >= 100) {
dev_err(&dev_priv->pdev->dev, "Failed to lock the DDR PLL\n");
return -ENODEV;
}
dev_info(&dev_priv->pdev->dev, "DDR40 PLL is locked after %d us\n", i);
/* Configure DDR40 VDL */
FTHD_S2_REG_WRITE(0, S2_DDR40_PHY_VDL_CTL);
FTHD_S2_REG_WRITE(0x103, S2_DDR40_PHY_VDL_CTL);
/* Poll for VDL calibration */
for (i = 0; i < 100; i++) {
reg = FTHD_S2_REG_READ(S2_DDR40_PHY_VDL_STATUS);
if (reg & 0x1)
break;
udelay(1);
}
if (reg & 0x1) {
dev_info(&dev_priv->pdev->dev,
"First DDR40 VDL calibration completed after %d us",
i);
if ((reg & 0x2) == 0) {
dev_info(&dev_priv->pdev->dev,
"...but failed to lock\n");
}
} else {
dev_err(&dev_priv->pdev->dev,
"First DDR40 VDL calibration failed\n");
}
FTHD_S2_REG_WRITE(0, S2_DDR40_PHY_VDL_CTL);
FTHD_S2_REG_WRITE(0, S2_DDR40_PHY_VDL_CTL); /* Needed? */
FTHD_S2_REG_WRITE(0x200, S2_DDR40_PHY_VDL_CTL); /* calib steps */
for (i = 0; i < 1000; i++) {
reg = FTHD_S2_REG_READ(S2_DDR40_PHY_VDL_STATUS);
if (reg & 0x1)
break;
udelay(1);
}
dev_info(&dev_priv->pdev->dev,
"Second DDR40 VDL calibration completed after %d us\n", i);
if (reg & 0x2) {
step_size = (reg & S2_DDR40_PHY_VDL_STEP_MASK) >>
S2_DDR40_PHY_VDL_STEP_SHIFT;
dev_info(&dev_priv->pdev->dev, "Using step size %u\n",
step_size);
} else {
val = 1000000 / dev_priv->ddr_speed;
step_size = (val * 0x4ec4ec4f) >> 22;
dev_info(&dev_priv->pdev->dev, "Using default step size (%u)\n",
step_size);
}
dev_priv->vdl_step_size = step_size;
vdl_fine = FTHD_S2_REG_READ(S2_DDR40_PHY_VDL_CHAN_STATUS);
/* lock = 1 and byte_sel = 1 */
if ((vdl_fine & 2) == 0) {
vdl_fine = (vdl_fine >> 8) & 0x3f;
vdl_fine |= 0x10100;
FTHD_S2_REG_WRITE(vdl_fine, S2_DDR40_PHY_VDL_OVR_FINE);
vdl_coarse = 0x10000;
step_size >>= 4;
step_size += step_size * 2;
if (step_size > 10) {
step_size = (step_size + 118) >> 1;
step_size &= 0x3f;
step_size |= 0x10000;
vdl_coarse = step_size;
}
FTHD_S2_REG_WRITE(vdl_coarse, S2_DDR40_PHY_VDL_OVR_COARSE);
dev_info(&dev_priv->pdev->dev,
"VDL set to: coarse=0x%x, fine=0x%x\n",
vdl_coarse, vdl_fine);
}
/* Configure Virtual VTT connections and override */
vtt_cons = 0x1cf7fff;
FTHD_S2_REG_WRITE(vtt_cons, S2_DDR40_PHY_VTT_CONNECTIONS);
vtt_ovr = 0x77fff;
FTHD_S2_REG_WRITE(vtt_ovr, S2_DDR40_PHY_VTT_OVERRIDE);
FTHD_S2_REG_WRITE(0x4, S2_DDR40_PHY_VTT_CTL);
dev_info(&dev_priv->pdev->dev, "Virtual VTT enabled");
/* Process, Voltage and Temperature compensation */
FTHD_S2_REG_WRITE(0xc0fff, S2_DDR40_PHY_ZQ_PVT_COMP_CTL);
FTHD_S2_REG_WRITE(0x2, S2_DDR40_PHY_DRV_PAD_CTL);
FTHD_S2_REG_WRITE(0x2, S2_DDR40_WL_DRV_PAD_CTL);
val = 1000000 / dev_priv->ddr_speed;
reg = 4;
if (val >= 400) {
if (val > 900)
reg = 1;
reg += 5;
}
/* DDR read FIFO delay? */
FTHD_S2_REG_WRITE(reg, S2_DDR40_WL_RD_DATA_DLY);
FTHD_S2_REG_WRITE(0x2, S2_DDR40_WL_READ_CTL); /* le_adj, te_adj */
FTHD_S2_REG_WRITE(0x3, S2_DDR40_WL_WR_PREAMBLE_MODE); /* mode, long */
/* dq_oeb, dq_reb, dq_iddq, dq_rxenb */
reg = FTHD_S2_REG_READ(S2_DDR40_WL_IDLE_PAD_CTL);
FTHD_S2_REG_WRITE(reg & 0xff0fffff, S2_DDR40_WL_IDLE_PAD_CTL);
udelay(500);
FTHD_S2_REG_WRITE(0, S2_DDR_2004);
udelay(10000);
FTHD_S2_REG_WRITE(0xab0a, S2_DDR_2014);
/* Polling for BUSY */
ret = fthd_hw_ddr_status_busy(dev_priv, 10000, 10);
if (ret != 0)
return -EBUSY;
udelay(10000);
FTHD_S2_REG_WRITE(0, S2_3204);
/* Read DRAM mem address (FIXME: Need to mask a few bits here) */
reg = FTHD_S2_REG_READ(S2_DDR40_STRAP_STATUS);
dev_info(&dev_priv->pdev->dev,
"S2 DRAM memory address: 0x%08x\n", reg);
switch (dev_priv->ddr_model) {
case 4:
val = 0x1fffffff;
break;
case 2:
val = 0x0fffffff;
break;
default:
/* Probably just invalid model */
val = dev_priv->ddr_model;
}
FTHD_S2_REG_WRITE(val, S2_3208);
FTHD_S2_REG_WRITE(0x1040, S2_3200);
fthd_hw_ddr_rewrite_mode_regs(dev_priv);
FTHD_S2_REG_WRITE(0x20000, S2_DDR_2014);
FTHD_S2_REG_WRITE(1, S2_DDR_2008);
return 0;
}
void fthd_ddr_phy_save_regs(struct fthd_private *dev_priv)
{
u32 offset;
int i;
for (i = 0; i < DDR_PHY_NUM_REG; i++) {
offset = fthd_ddr_phy_reg_map[i];
dev_priv->ddr_phy_regs[i] =
FTHD_ISP_REG_READ(DDR_PHY_REG_BASE + offset);
}
}
void fthd_ddr_phy_restore_regs(struct fthd_private *dev_priv)
{
u32 offset;
int i;
for (i = 0; i < DDR_PHY_NUM_REG; i++) {
offset = fthd_ddr_phy_reg_map[i];
FTHD_S2_REG_WRITE(dev_priv->ddr_phy_regs[i],
DDR_PHY_REG_BASE + offset);
}
}
int fthd_irq_enable(struct fthd_private *dev_priv)
{
FTHD_ISP_REG_WRITE(0xf8, ISP_IRQ_ENABLE);
pci_write_config_dword(dev_priv->pdev, 0x94, 0x200);
return 0;
}
int fthd_irq_disable(struct fthd_private *dev_priv)
{
FTHD_ISP_REG_WRITE(0, ISP_IRQ_ENABLE);
pci_write_config_dword(dev_priv->pdev, 0x94, 0x0);
return 0;
}
int fthd_hw_init(struct fthd_private *dev_priv)
{
int ret;
ret = fthd_hw_s2_init_pcie_link(dev_priv);
if (ret)
goto out;
fthd_hw_s2_preinit_ddr_controller_soc(dev_priv);
fthd_hw_s2_init_ddr_controller_soc(dev_priv);
/*
dev_info(&dev_priv->pdev->dev,
"Dumping DDR PHY reg map before shmoo\n");
for (i = 0; i < DDR_PHY_NUM_REGS; i++) {
if (!(i % 3) && i > 0)
printk("\n");
val = FTHD_S2_REG_READ(ddr_phy_reg_map[i]);
printk(KERN_CONT "0x%.3x = 0x%.8x\t",
ddr_phy_reg_map[i], val);
}
*/
ret = fthd_ddr_verify_mem(dev_priv, 0, MEM_VERIFY_NUM);
if (ret) {
dev_err(&dev_priv->pdev->dev,
"Full memory verification failed! (%d)\n", ret);
/*
* Here we should do a shmoo calibration but it's not yet
* fully implemented.
*/
/* fthd_ddr_calibrate(dev_priv); */
} else {
dev_info(&dev_priv->pdev->dev,
"Full memory verification succeeded! (%d)\n", ret);
}
/* Save our working configuration */
fthd_ddr_phy_save_regs(dev_priv);
FTHD_S2_REG_WRITE(0x8, S2_D108);
FTHD_S2_REG_WRITE(0xc, S2_D104);
FTHD_ISP_REG_WRITE(0, ISP_REG_40004);
ret = isp_init(dev_priv);
if (ret)
goto out;
dev_info(&dev_priv->pdev->dev, "Enabling interrupts\n");
fthd_irq_enable(dev_priv);
out:
return ret;
}
void fthd_hw_deinit(struct fthd_private *dev_priv)
{
dev_info(&dev_priv->pdev->dev, "%s", __FUNCTION__);
FTHD_ISP_REG_WRITE(0, ISP_REG_41020);
fthd_irq_disable(dev_priv);
}