-
Notifications
You must be signed in to change notification settings - Fork 0
/
soc_system.dts
1208 lines (1072 loc) · 46.2 KB
/
soc_system.dts
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/*
* This devicetree is generated by sopc2dts version 18.1 [9b3346002ac555f36b80b1bc56dad1cb86298234] on Sun May 31 19:24:37 BST 2020
* Sopc2dts is written by Walter Goossens <[email protected]>
* in cooperation with the nios2 community <[email protected]>
*/
/dts-v1/;
/ {
model = "Terasic DE10 NANO"; /* appended from boardinfo */
compatible = "altr,socfpga-cyclone5", "altr,socfpga"; /* appended from boardinfo */
#address-cells = <1>;
#size-cells = <1>;
aliases {
ethernet0 = "/sopc@0/ethernet@0xff702000";
}; //end aliases
cpus {
#address-cells = <1>;
#size-cells = <0>;
enable-method = "altr,socfpga-smp"; /* appended from boardinfo */
hps_0_arm_a9_0: cpu@0x0 {
device_type = "cpu";
compatible = "arm,cortex-a9-18.1", "arm,cortex-a9";
reg = <0x00000000>;
next-level-cache = <&hps_0_L2>; /* appended from boardinfo */
}; //end cpu@0x0 (hps_0_arm_a9_0)
hps_0_arm_a9_1: cpu@0x1 {
device_type = "cpu";
compatible = "arm,cortex-a9-18.1", "arm,cortex-a9";
reg = <0x00000001>;
next-level-cache = <&hps_0_L2>; /* appended from boardinfo */
}; //end cpu@0x1 (hps_0_arm_a9_1)
}; //end cpus
memory {
device_type = "memory";
reg = <0xffff0000 0x00010000>,
<0x00000000 0x80000000>;
}; //end memory
clocks {
#address-cells = <1>;
#size-cells = <1>;
clk_0: clk_0 {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <50000000>; /* 50.00 MHz */
clock-output-names = "clk_0-clk";
}; //end clk_0 (clk_0)
hps_0_eosc1: hps_0_eosc1 {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <25000000>; /* 25.00 MHz */
clock-output-names = "hps_0_eosc1-clk";
}; //end hps_0_eosc1 (hps_0_eosc1)
hps_0_eosc2: hps_0_eosc2 {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <25000000>; /* 25.00 MHz */
clock-output-names = "hps_0_eosc2-clk";
}; //end hps_0_eosc2 (hps_0_eosc2)
hps_0_f2s_periph_ref_clk: hps_0_f2s_periph_ref_clk {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <0>; /* 0.00 Hz */
clock-output-names = "hps_0_f2s_periph_ref_clk-clk";
}; //end hps_0_f2s_periph_ref_clk (hps_0_f2s_periph_ref_clk)
hps_0_f2s_sdram_ref_clk: hps_0_f2s_sdram_ref_clk {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <0>; /* 0.00 Hz */
clock-output-names = "hps_0_f2s_sdram_ref_clk-clk";
}; //end hps_0_f2s_sdram_ref_clk (hps_0_f2s_sdram_ref_clk)
}; //end clocks
sopc0: sopc@0 {
device_type = "soc";
ranges;
#address-cells = <1>;
#size-cells = <1>;
compatible = "ALTR,avalon", "simple-bus";
bus-frequency = <0>;
hps_0_bridges: bridge@0xc0000000 {
compatible = "altr,bridge-18.1", "simple-bus";
reg = <0xc0000000 0x20000000>,
<0xff200000 0x00200000>;
reg-names = "axi_h2f", "axi_h2f_lw";
clocks = <&clk_0 &clk_0 &clk_0>;
clock-names = "h2f_axi_clock", "h2f_lw_axi_clock", "f2h_sdram0_clock";
#address-cells = <2>;
#size-cells = <1>;
ranges = <0x00000001 0x00002000 0xff202000 0x00000008>,
<0x00000001 0x00030000 0xff230000 0x00000100>,
<0x00000001 0x00031000 0xff231000 0x00000080>,
<0x00000001 0x00050000 0xff250000 0x00001000>,
<0x00000001 0x00060000 0xff260000 0x00001000>,
<0x00000001 0x00001000 0xff201000 0x00000008>,
<0x00000001 0x00003000 0xff203000 0x00000010>,
<0x00000001 0x00004000 0xff204000 0x00000010>,
<0x00000001 0x00005000 0xff205000 0x00000010>;
jtag_uart: serial@0x100002000 {
compatible = "altr,juart-18.1", "altr,juart-1.0";
reg = <0x00000001 0x00002000 0x00000008>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 42 4>;
clocks = <&clk_0>;
}; //end serial@0x100002000 (jtag_uart)
ILC: ilc@0x100030000 {
compatible = "altr,altera_ilc-18.1", "altr,ilc-1.0";
reg = <0x00000001 0x00030000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 42 4 0 41 1 0 40 1>;
interrupt-names = "jtag_uart", "button_pio", "dipsw_pio";
interrupt-controller;
#interrupt-cells = <1>;
clocks = <&clk_0>;
altr,sw-fifo-depth = <32>; /* embeddedsw.dts.params.altr,sw-fifo-depth type NUMBER */
}; //end ilc@0x100030000 (ILC)
alt_vip_vfr_hdmi: vip@0x100031000 {
compatible = "ALTR,vip-frame-reader-14.0", "ALTR,vip-frame-reader-9.1";
reg = <0x00000001 0x00031000 0x00000080>;
clocks = <&clk_0>;
max-width = <1024>; /* MAX_IMAGE_WIDTH type NUMBER */
max-height = <768>; /* MAX_IMAGE_HEIGHT type NUMBER */
bits-per-color = <8>; /* BITS_PER_PIXEL_PER_COLOR_PLANE type NUMBER */
colors-per-beat = <4>; /* NUMBER_OF_CHANNELS_IN_PARALLEL type NUMBER */
beats-per-pixel = <1>; /* NUMBER_OF_CHANNELS_IN_SEQUENCE type NUMBER */
mem-word-width = <128>; /* MEM_PORT_WIDTH type NUMBER */
}; //end vip@0x100031000 (alt_vip_vfr_hdmi)
sts: unknown@0x100050000 {
compatible = "unknown,unknown-18.0";
reg = <0x00000001 0x00050000 0x00001000>;
clocks = <&clk_0>;
}; //end unknown@0x100050000 (sts)
ctrl: unknown@0x100060000 {
compatible = "unknown,unknown-18.0";
reg = <0x00000001 0x00060000 0x00001000>;
clocks = <&clk_0>;
}; //end unknown@0x100060000 (ctrl)
sysid_qsys: sysid@0x100001000 {
compatible = "altr,sysid-18.1", "altr,sysid-1.0";
reg = <0x00000001 0x00001000 0x00000008>;
clocks = <&clk_0>;
id = <2899645186>; /* embeddedsw.dts.params.id type NUMBER */
timestamp = <1590948519>; /* embeddedsw.dts.params.timestamp type NUMBER */
}; //end sysid@0x100001000 (sysid_qsys)
led_pio: gpio@0x100003000 {
compatible = "altr,pio-18.1", "altr,pio-1.0";
reg = <0x00000001 0x00003000 0x00000010>;
clocks = <&clk_0>;
altr,gpio-bank-width = <7>; /* embeddedsw.dts.params.altr,gpio-bank-width type NUMBER */
resetvalue = <127>; /* embeddedsw.dts.params.resetvalue type NUMBER */
#gpio-cells = <2>;
gpio-controller;
}; //end gpio@0x100003000 (led_pio)
dipsw_pio: gpio@0x100004000 {
compatible = "altr,pio-18.1", "altr,pio-1.0";
reg = <0x00000001 0x00004000 0x00000010>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 40 1>;
clocks = <&clk_0>;
altr,gpio-bank-width = <4>; /* embeddedsw.dts.params.altr,gpio-bank-width type NUMBER */
altr,interrupt-type = <3>; /* embeddedsw.dts.params.altr,interrupt-type type NUMBER */
altr,interrupt_type = <3>; /* embeddedsw.dts.params.altr,interrupt_type type NUMBER */
edge_type = <2>; /* embeddedsw.dts.params.edge_type type NUMBER */
level_trigger = <0>; /* embeddedsw.dts.params.level_trigger type NUMBER */
resetvalue = <0>; /* embeddedsw.dts.params.resetvalue type NUMBER */
#gpio-cells = <2>;
gpio-controller;
}; //end gpio@0x100004000 (dipsw_pio)
button_pio: gpio@0x100005000 {
compatible = "altr,pio-18.1", "altr,pio-1.0";
reg = <0x00000001 0x00005000 0x00000010>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 41 1>;
clocks = <&clk_0>;
altr,gpio-bank-width = <2>; /* embeddedsw.dts.params.altr,gpio-bank-width type NUMBER */
altr,interrupt-type = <2>; /* embeddedsw.dts.params.altr,interrupt-type type NUMBER */
altr,interrupt_type = <2>; /* embeddedsw.dts.params.altr,interrupt_type type NUMBER */
edge_type = <1>; /* embeddedsw.dts.params.edge_type type NUMBER */
level_trigger = <0>; /* embeddedsw.dts.params.level_trigger type NUMBER */
resetvalue = <0>; /* embeddedsw.dts.params.resetvalue type NUMBER */
#gpio-cells = <2>;
gpio-controller;
}; //end gpio@0x100005000 (button_pio)
}; //end bridge@0xc0000000 (hps_0_bridges)
hps_0_arm_gic_0: intc@0xfffed000 {
compatible = "arm,cortex-a9-gic-18.1", "arm,cortex-a9-gic";
reg = <0xfffed000 0x00001000>,
<0xfffec100 0x00000100>;
reg-names = "axi_slave0", "axi_slave1";
interrupt-controller;
#interrupt-cells = <3>;
}; //end intc@0xfffed000 (hps_0_arm_gic_0)
hps_0_L2: L2-cache@0xfffef000 {
compatible = "arm,pl310-cache-18.1", "arm,pl310-cache";
reg = <0xfffef000 0x00001000>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 38 4>;
cache-level = <2>; /* embeddedsw.dts.params.cache-level type NUMBER */
cache-unified; /* appended from boardinfo */
arm,tag-latency = <1 1 1>; /* appended from boardinfo */
arm,data-latency = <2 1 1>; /* appended from boardinfo */
}; //end L2-cache@0xfffef000 (hps_0_L2)
hps_0_dma: dma@0xffe01000 {
compatible = "arm,pl330-18.1", "arm,pl330", "arm,primecell";
reg = <0xffe01000 0x00001000>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 104 4>;
clocks = <&l4_main_clk>;
#dma-cells = <1>; /* embeddedsw.dts.params.#dma-cells type NUMBER */
#dma-channels = <8>; /* embeddedsw.dts.params.#dma-channels type NUMBER */
#dma-requests = <32>; /* embeddedsw.dts.params.#dma-requests type NUMBER */
clock-names = "apb_pclk"; /* embeddedsw.dts.params.clock-names type STRING */
copy-align = <3>; /* embeddedsw.dts.params.copy-align type NUMBER */
nr-irqs = <9>; /* embeddedsw.dts.params.nr-irqs type NUMBER */
nr-valid-peri = <9>; /* embeddedsw.dts.params.nr-valid-peri type NUMBER */
}; //end dma@0xffe01000 (hps_0_dma)
hps_0_sysmgr: sysmgr@0xffd08000 {
compatible = "altr,sys-mgr-18.1", "altr,sys-mgr", "syscon";
reg = <0xffd08000 0x00000400>;
cpu1-start-addr = <4291854532>; /* embeddedsw.dts.params.cpu1-start-addr type NUMBER */
}; //end sysmgr@0xffd08000 (hps_0_sysmgr)
hps_0_clkmgr: clkmgr@0xffd04000 {
compatible = "altr,clk-mgr-18.1", "altr,clk-mgr";
reg = <0xffd04000 0x00001000>;
clocks = <&hps_0_eosc1 &hps_0_eosc2 &hps_0_f2s_periph_ref_clk &hps_0_f2s_sdram_ref_clk>;
clock-names = "eosc1", "eosc2", "f2s_periph_ref_clk", "f2s_sdram_ref_clk";
clock_tree {
#size-cells = <0>;
#address-cells = <1>;
sdram_pll: sdram_pll {
compatible = "altr,socfpga-pll-clock";
reg = <0x000000c0>;
clocks = <&hps_0_eosc1 &hps_0_eosc2 &hps_0_f2s_sdram_ref_clk>;
clock-names = "hps_0_eosc1", "hps_0_eosc2", "hps_0_f2s_sdram_ref_clk";
#clock-cells = <0>;
#address-cells = <1>;
#size-cells = <0>;
ddr_dqs_clk: ddr_dqs_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x000000c8>;
clocks = <&sdram_pll>;
#clock-cells = <0>;
}; //end ddr_dqs_clk (ddr_dqs_clk)
ddr_2x_dqs_clk: ddr_2x_dqs_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x000000cc>;
clocks = <&sdram_pll>;
#clock-cells = <0>;
}; //end ddr_2x_dqs_clk (ddr_2x_dqs_clk)
ddr_dq_clk: ddr_dq_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x000000d0>;
clocks = <&sdram_pll>;
#clock-cells = <0>;
}; //end ddr_dq_clk (ddr_dq_clk)
s2f_usr2_clk: s2f_usr2_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x000000d4>;
clocks = <&sdram_pll>;
#clock-cells = <0>;
}; //end s2f_usr2_clk (s2f_usr2_clk)
}; //end sdram_pll (sdram_pll)
periph_pll: periph_pll {
compatible = "altr,socfpga-pll-clock";
reg = <0x00000080>;
clocks = <&hps_0_eosc1 &hps_0_eosc2 &hps_0_f2s_periph_ref_clk>;
clock-names = "hps_0_eosc1", "hps_0_eosc2", "hps_0_f2s_periph_ref_clk";
#clock-cells = <0>;
#address-cells = <1>;
#size-cells = <0>;
per_nand_mmc_clk: per_nand_mmc_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000094>;
clocks = <&periph_pll>;
#clock-cells = <0>;
}; //end per_nand_mmc_clk (per_nand_mmc_clk)
per_base_clk: per_base_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000098>;
clocks = <&periph_pll>;
#clock-cells = <0>;
}; //end per_base_clk (per_base_clk)
per_qspi_clk: per_qspi_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000090>;
clocks = <&periph_pll>;
#clock-cells = <0>;
}; //end per_qspi_clk (per_qspi_clk)
s2f_usr1_clk: s2f_usr1_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x0000009c>;
clocks = <&periph_pll>;
#clock-cells = <0>;
}; //end s2f_usr1_clk (s2f_usr1_clk)
emac0_clk: emac0_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000088>;
clocks = <&periph_pll>;
#clock-cells = <0>;
}; //end emac0_clk (emac0_clk)
emac1_clk: emac1_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x0000008c>;
clocks = <&periph_pll>;
#clock-cells = <0>;
}; //end emac1_clk (emac1_clk)
}; //end periph_pll (periph_pll)
main_pll: main_pll {
compatible = "altr,socfpga-pll-clock";
reg = <0x00000040>;
clocks = <&hps_0_eosc1>;
#clock-cells = <0>;
#address-cells = <1>;
#size-cells = <0>;
cfg_s2f_usr0_clk: cfg_s2f_usr0_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x0000005c>;
clocks = <&main_pll>;
#clock-cells = <0>;
}; //end cfg_s2f_usr0_clk (cfg_s2f_usr0_clk)
main_qspi_clk: main_qspi_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000054>;
clocks = <&main_pll>;
#clock-cells = <0>;
}; //end main_qspi_clk (main_qspi_clk)
dbg_base_clk: dbg_base_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000050>;
clocks = <&main_pll &hps_0_eosc1>;
clock-names = "main_pll", "hps_0_eosc1";
#clock-cells = <0>;
div-reg = <0x000000e8 0x00000000 0x00000009>;
}; //end dbg_base_clk (dbg_base_clk)
mpuclk: mpuclk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000048>;
clocks = <&main_pll>;
#clock-cells = <0>;
div-reg = <0x000000e0 0x00000000 0x00000009>;
}; //end mpuclk (mpuclk)
mainclk: mainclk {
compatible = "altr,socfpga-perip-clk";
reg = <0x0000004c>;
clocks = <&main_pll>;
#clock-cells = <0>;
div-reg = <0x000000e4 0x00000000 0x00000009>;
}; //end mainclk (mainclk)
main_nand_sdmmc_clk: main_nand_sdmmc_clk {
compatible = "altr,socfpga-perip-clk";
reg = <0x00000058>;
clocks = <&main_pll>;
#clock-cells = <0>;
}; //end main_nand_sdmmc_clk (main_nand_sdmmc_clk)
}; //end main_pll (main_pll)
mpu_l2_ram_clk: mpu_l2_ram_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&mpuclk>;
#clock-cells = <0>;
fixed-divider = <2>;
}; //end mpu_l2_ram_clk (mpu_l2_ram_clk)
l4_main_clk: l4_main_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&mainclk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000000>;
}; //end l4_main_clk (l4_main_clk)
l3_mp_clk: l3_mp_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&mainclk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000001>;
div-reg = <0x00000064 0x00000000 0x00000002>;
}; //end l3_mp_clk (l3_mp_clk)
l3_sp_clk: l3_sp_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&l3_mp_clk>;
#clock-cells = <0>;
div-reg = <0x00000064 0x00000002 0x00000002>;
}; //end l3_sp_clk (l3_sp_clk)
l4_mp_clk: l4_mp_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&mainclk &per_base_clk>;
clock-names = "mainclk", "per_base_clk";
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000002>;
div-reg = <0x00000064 0x00000004 0x00000003>;
}; //end l4_mp_clk (l4_mp_clk)
l4_sp_clk: l4_sp_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&mainclk &per_base_clk>;
clock-names = "mainclk", "per_base_clk";
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000003>;
div-reg = <0x00000064 0x00000007 0x00000003>;
}; //end l4_sp_clk (l4_sp_clk)
dbg_at_clk: dbg_at_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&dbg_base_clk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000004>;
div-reg = <0x00000068 0x00000000 0x00000002>;
}; //end dbg_at_clk (dbg_at_clk)
dbg_clk: dbg_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&dbg_at_clk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000005>;
div-reg = <0x00000068 0x00000002 0x00000002>;
}; //end dbg_clk (dbg_clk)
dbg_trace_clk: dbg_trace_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&dbg_base_clk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000006>;
div-reg = <0x0000006c 0x00000000 0x00000003>;
}; //end dbg_trace_clk (dbg_trace_clk)
dbg_timer_clk: dbg_timer_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&dbg_base_clk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000007>;
}; //end dbg_timer_clk (dbg_timer_clk)
cfg_clk: cfg_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&cfg_s2f_usr0_clk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000008>;
}; //end cfg_clk (cfg_clk)
h2f_user0_clock: h2f_user0_clock {
compatible = "altr,socfpga-gate-clk";
clocks = <&cfg_s2f_usr0_clk>;
#clock-cells = <0>;
clk-gate = <0x00000060 0x00000009>;
}; //end h2f_user0_clock (h2f_user0_clock)
emac_0_clk: emac_0_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&emac0_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000000>;
}; //end emac_0_clk (emac_0_clk)
emac_1_clk: emac_1_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&emac1_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000001>;
}; //end emac_1_clk (emac_1_clk)
usb_mp_clk: usb_mp_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&per_base_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000002>;
div-reg = <0x000000a4 0x00000000 0x00000003>;
}; //end usb_mp_clk (usb_mp_clk)
spi_m_clk: spi_m_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&per_base_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000003>;
div-reg = <0x000000a4 0x00000003 0x00000003>;
}; //end spi_m_clk (spi_m_clk)
can0_clk: can0_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&per_base_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000004>;
div-reg = <0x000000a4 0x00000006 0x00000003>;
}; //end can0_clk (can0_clk)
can1_clk: can1_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&per_base_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000005>;
div-reg = <0x000000a4 0x00000009 0x00000003>;
}; //end can1_clk (can1_clk)
gpio_db_clk: gpio_db_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&per_base_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000006>;
div-reg = <0x000000a8 0x00000000 0x00000018>;
}; //end gpio_db_clk (gpio_db_clk)
h2f_user1_clock: h2f_user1_clock {
compatible = "altr,socfpga-gate-clk";
clocks = <&s2f_usr1_clk>;
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000007>;
}; //end h2f_user1_clock (h2f_user1_clock)
sdmmc_clk: sdmmc_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&hps_0_f2s_periph_ref_clk &main_nand_sdmmc_clk &per_nand_mmc_clk>;
clock-names = "hps_0_f2s_periph_ref_clk", "main_nand_sdmmc_clk", "per_nand_mmc_clk";
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000008>;
clk-phase = <0 135>; /* appended from boardinfo */
}; //end sdmmc_clk (sdmmc_clk)
nand_x_clk: nand_x_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&hps_0_f2s_periph_ref_clk &main_nand_sdmmc_clk &per_nand_mmc_clk>;
clock-names = "hps_0_f2s_periph_ref_clk", "main_nand_sdmmc_clk", "per_nand_mmc_clk";
#clock-cells = <0>;
clk-gate = <0x000000a0 0x00000009>;
}; //end nand_x_clk (nand_x_clk)
nand_clk: nand_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&hps_0_f2s_periph_ref_clk &main_nand_sdmmc_clk &per_nand_mmc_clk>;
clock-names = "hps_0_f2s_periph_ref_clk", "main_nand_sdmmc_clk", "per_nand_mmc_clk";
#clock-cells = <0>;
clk-gate = <0x000000a0 0x0000000a>;
fixed-divider = <4>;
}; //end nand_clk (nand_clk)
qspi_clk: qspi_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&hps_0_f2s_periph_ref_clk &main_qspi_clk &per_qspi_clk>;
clock-names = "hps_0_f2s_periph_ref_clk", "main_qspi_clk", "per_qspi_clk";
#clock-cells = <0>;
clk-gate = <0x000000a0 0x0000000b>;
}; //end qspi_clk (qspi_clk)
ddr_dqs_clk_gate: ddr_dqs_clk_gate {
compatible = "altr,socfpga-gate-clk";
clocks = <&ddr_dqs_clk>;
#clock-cells = <0>;
clk-gate = <0x000000d8 0x00000000>;
}; //end ddr_dqs_clk_gate (ddr_dqs_clk_gate)
ddr_2x_dqs_clk_gate: ddr_2x_dqs_clk_gate {
compatible = "altr,socfpga-gate-clk";
clocks = <&ddr_2x_dqs_clk>;
#clock-cells = <0>;
clk-gate = <0x000000d8 0x00000001>;
}; //end ddr_2x_dqs_clk_gate (ddr_2x_dqs_clk_gate)
ddr_dq_clk_gate: ddr_dq_clk_gate {
compatible = "altr,socfpga-gate-clk";
clocks = <&ddr_dq_clk>;
#clock-cells = <0>;
clk-gate = <0x000000d8 0x00000002>;
}; //end ddr_dq_clk_gate (ddr_dq_clk_gate)
h2f_user2_clock: h2f_user2_clock {
compatible = "altr,socfpga-gate-clk";
clocks = <&s2f_usr2_clk>;
#clock-cells = <0>;
clk-gate = <0x000000d8 0x00000003>;
}; //end h2f_user2_clock (h2f_user2_clock)
l3_main_clk: l3_main_clk {
compatible = "altr,socfpga-gate-clk";
clocks = <&mainclk>;
#clock-cells = <0>;
}; //end l3_main_clk (l3_main_clk)
mpu_periph_clk: mpu_periph_clk {
compatible = "altr,socfpga-perip-clk";
clocks = <&mpuclk>;
#clock-cells = <0>;
reg = <0x00000000>;
fixed-divider = <4>;
}; //end mpu_periph_clk (mpu_periph_clk)
}; //end clock_tree
sdmmc_clk_divided: sdmmc_clk_divided {
#clock-cells = <0>; /* appended from boardinfo */
compatible = "altr,socfpga-gate-clk"; /* appended from boardinfo */
clocks = <&sdmmc_clk>; /* appended from boardinfo */
clk-gate = <0x000000a0 0x00000008>; /* appended from boardinfo */
fixed-divider = <4>; /* appended from boardinfo */
}; //end sdmmc_clk_divided (sdmmc_clk_divided)
}; //end clkmgr@0xffd04000 (hps_0_clkmgr)
hps_0_rstmgr: rstmgr@0xffd05000 {
compatible = "altr,rst-mgr-18.1", "altr,rst-mgr", "syscon";
reg = <0xffd05000 0x00000100>;
#reset-cells = <1>; /* appended from boardinfo */
altr,modrst-offset = <16>; /* embeddedsw.dts.params.altr,modrst-offset type NUMBER */
}; //end rstmgr@0xffd05000 (hps_0_rstmgr)
hps_0_fpgamgr: fpgamgr@0xff706000 {
compatible = "altr,fpga-mgr-18.1", "altr,fpga-mgr", "altr,socfpga-fpga-mgr";
reg = <0xff706000 0x00001000>,
<0xffb90000 0x00000100>;
reg-names = "axi_slave0", "axi_slave1";
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 175 4>;
transport = "mmio"; /* embeddedsw.dts.params.transport type STRING */
}; //end fpgamgr@0xff706000 (hps_0_fpgamgr)
hps_0_uart0: serial@0xffc02000 {
compatible = "snps,dw-apb-uart-18.1", "snps,dw-apb-uart";
reg = <0xffc02000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 162 4>;
clocks = <&l4_sp_clk>;
reg-io-width = <4>; /* embeddedsw.dts.params.reg-io-width type NUMBER */
reg-shift = <2>; /* embeddedsw.dts.params.reg-shift type NUMBER */
status = "okay"; /* embeddedsw.dts.params.status type STRING */
}; //end serial@0xffc02000 (hps_0_uart0)
hps_0_uart1: serial@0xffc03000 {
compatible = "snps,dw-apb-uart-18.1", "snps,dw-apb-uart";
reg = <0xffc03000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 163 4>;
clocks = <&l4_sp_clk>;
reg-io-width = <4>; /* embeddedsw.dts.params.reg-io-width type NUMBER */
reg-shift = <2>; /* embeddedsw.dts.params.reg-shift type NUMBER */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
}; //end serial@0xffc03000 (hps_0_uart1)
hps_0_timer0: timer@0xffc08000 {
compatible = "snps,dw-apb-timer-sp-18.1", "snps,dw-apb-timer-sp";
reg = <0xffc08000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 167 4>;
clocks = <&l4_sp_clk>;
clock-names = "timer"; /* embeddedsw.dts.params.clock-names type STRING */
}; //end timer@0xffc08000 (hps_0_timer0)
hps_0_timer1: timer@0xffc09000 {
compatible = "snps,dw-apb-timer-sp-18.1", "snps,dw-apb-timer-sp";
reg = <0xffc09000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 168 4>;
clocks = <&l4_sp_clk>;
clock-names = "timer"; /* embeddedsw.dts.params.clock-names type STRING */
}; //end timer@0xffc09000 (hps_0_timer1)
hps_0_timer2: timer@0xffd00000 {
compatible = "snps,dw-apb-timer-osc-18.1", "snps,dw-apb-timer-osc";
reg = <0xffd00000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 169 4>;
clocks = <&hps_0_eosc1>;
clock-names = "timer"; /* embeddedsw.dts.params.clock-names type STRING */
}; //end timer@0xffd00000 (hps_0_timer2)
hps_0_timer3: timer@0xffd01000 {
compatible = "snps,dw-apb-timer-osc-18.1", "snps,dw-apb-timer-osc";
reg = <0xffd01000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 170 4>;
clocks = <&hps_0_eosc1>;
clock-names = "timer"; /* embeddedsw.dts.params.clock-names type STRING */
}; //end timer@0xffd01000 (hps_0_timer3)
hps_0_wd_timer0: timer@0xffd02000 {
compatible = "snps,dw-wdt-18.1", "snps,dw-wdt";
reg = <0xffd02000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 171 4>;
clocks = <&hps_0_eosc1>;
clock-names = "timer"; /* embeddedsw.dts.params.clock-names type STRING */
}; //end timer@0xffd02000 (hps_0_wd_timer0)
hps_0_wd_timer1: timer@0xffd03000 {
compatible = "snps,dw-wdt-18.1", "snps,dw-wdt";
reg = <0xffd03000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 172 4>;
clocks = <&per_base_clk>;
clock-names = "timer"; /* embeddedsw.dts.params.clock-names type STRING */
status = "disabled"; /* appended from boardinfo */
}; //end timer@0xffd03000 (hps_0_wd_timer1)
hps_0_gpio0: gpio@0xff708000 {
compatible = "snps,dw-apb-gpio", "snps,dw-gpio-18.1", "snps,dw-gpio";
reg = <0xff708000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 164 4>;
clocks = <&l4_mp_clk>;
#gpio-cells = <2>;
gpio-controller;
#address-cells = <1>;
#size-cells = <0>;
hps_0_gpio0_porta: gpio-controller@0 {
compatible = "snps,dw-apb-gpio-port";
gpio-controller;
#gpio-cells = <2>;
snps,nr-gpios = <29>; /* appended from boardinfo */
reg = <0>;
interrupt-controller;
#interrupt-cells = <2>;
interrupts = <0 164 4>;
interrupt-parent = <&hps_0_arm_gic_0>;
}; //end gpio-controller@0 (hps_0_gpio0_porta)
}; //end gpio@0xff708000 (hps_0_gpio0)
hps_0_gpio1: gpio@0xff709000 {
compatible = "snps,dw-apb-gpio", "snps,dw-gpio-18.1", "snps,dw-gpio";
reg = <0xff709000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 165 4>;
clocks = <&l4_mp_clk>;
#gpio-cells = <2>;
gpio-controller;
#address-cells = <1>;
#size-cells = <0>;
hps_0_gpio1_porta: gpio-controller@0 {
compatible = "snps,dw-apb-gpio-port";
gpio-controller;
#gpio-cells = <2>;
snps,nr-gpios = <29>; /* appended from boardinfo */
reg = <0>;
interrupt-controller;
#interrupt-cells = <2>;
interrupts = <0 165 4>;
interrupt-parent = <&hps_0_arm_gic_0>;
}; //end gpio-controller@0 (hps_0_gpio1_porta)
}; //end gpio@0xff709000 (hps_0_gpio1)
hps_0_gpio2: gpio@0xff70a000 {
compatible = "snps,dw-apb-gpio", "snps,dw-gpio-18.1", "snps,dw-gpio";
reg = <0xff70a000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 166 4>;
clocks = <&l4_mp_clk>;
#gpio-cells = <2>;
gpio-controller;
#address-cells = <1>;
#size-cells = <0>;
hps_0_gpio2_porta: gpio-controller@0 {
compatible = "snps,dw-apb-gpio-port";
gpio-controller;
#gpio-cells = <2>;
snps,nr-gpios = <27>;
reg = <0>;
interrupt-controller;
#interrupt-cells = <2>;
interrupts = <0 166 4>;
interrupt-parent = <&hps_0_arm_gic_0>;
}; //end gpio-controller@0 (hps_0_gpio2_porta)
}; //end gpio@0xff70a000 (hps_0_gpio2)
hps_0_i2c0: i2c@0xffc04000 {
compatible = "snps,designware-i2c-18.1", "snps,designware-i2c";
reg = <0xffc04000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 158 4>;
clocks = <&l4_sp_clk>;
emptyfifo_hold_master = <1>; /* embeddedsw.dts.params.emptyfifo_hold_master type NUMBER */
status = "okay"; /* embeddedsw.dts.params.status type STRING */
#address-cells = <1>;
#size-cells = <0>;
speed-mode = <0>; /* appended from boardinfo */
clock-frequency = <100000>; /* appended from boardinfo */
i2c-sda-falling-time-ns = <5000>; /* appended from boardinfo */
i2c-scl-falling-time-ns = <5000>; /* appended from boardinfo */
axl345: adi,axl345@0x53 {
compatible = "adi,axl345";
reg = <0x00000053>;
}; //end adi,axl345@0x53 (axl345)
}; //end i2c@0xffc04000 (hps_0_i2c0)
hps_0_i2c1: i2c@0xffc05000 {
compatible = "snps,designware-i2c-18.1", "snps,designware-i2c";
reg = <0xffc05000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 159 4>;
clocks = <&l4_sp_clk>;
emptyfifo_hold_master = <1>; /* embeddedsw.dts.params.emptyfifo_hold_master type NUMBER */
status = "okay"; /* embeddedsw.dts.params.status type STRING */
}; //end i2c@0xffc05000 (hps_0_i2c1)
hps_0_i2c2: i2c@0xffc06000 {
compatible = "snps,designware-i2c-18.1", "snps,designware-i2c";
reg = <0xffc06000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 160 4>;
clocks = <&l4_sp_clk>;
emptyfifo_hold_master = <1>; /* embeddedsw.dts.params.emptyfifo_hold_master type NUMBER */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
}; //end i2c@0xffc06000 (hps_0_i2c2)
hps_0_i2c3: i2c@0xffc07000 {
compatible = "snps,designware-i2c-18.1", "snps,designware-i2c";
reg = <0xffc07000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 161 4>;
clocks = <&l4_sp_clk>;
emptyfifo_hold_master = <1>; /* embeddedsw.dts.params.emptyfifo_hold_master type NUMBER */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
}; //end i2c@0xffc07000 (hps_0_i2c3)
hps_0_nand0: flash@0xff900000 {
compatible = "denali,nand-18.1", "denali,denali-nand-dt";
reg = <0xff900000 0x00010000>,
<0xffb80000 0x00010000>;
reg-names = "nand_data", "denali_reg"; /* embeddedsw.dts.params.reg-names type STRING */
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 144 4>;
clocks = <&nand_clk>;
#address-cells = <1>; /* embeddedsw.dts.params.#address-cells type NUMBER */
#size-cells = <1>; /* embeddedsw.dts.params.#size-cells type NUMBER */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
bank-width = <2>;
device-width = <1>;
}; //end flash@0xff900000 (hps_0_nand0)
hps_0_spim0: spi@0xfff00000 {
compatible = "snps,dw-spi-mmio-18.1", "snps,dw-spi-mmio", "snps,dw-apb-ssi";
reg = <0xfff00000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 154 4>;
clocks = <&spi_m_clk>;
#address-cells = <1>; /* embeddedsw.dts.params.#address-cells type NUMBER */
#size-cells = <0>; /* embeddedsw.dts.params.#size-cells type NUMBER */
bus-num = <0>; /* embeddedsw.dts.params.bus-num type NUMBER */
num-chipselect = <4>; /* embeddedsw.dts.params.num-chipselect type NUMBER */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
}; //end spi@0xfff00000 (hps_0_spim0)
hps_0_spim1: spi@0xfff01000 {
compatible = "snps,dw-spi-mmio-18.1", "snps,dw-spi-mmio", "snps,dw-apb-ssi";
reg = <0xfff01000 0x00000100>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 155 4>;
clocks = <&spi_m_clk>;
#address-cells = <1>; /* embeddedsw.dts.params.#address-cells type NUMBER */
#size-cells = <0>; /* embeddedsw.dts.params.#size-cells type NUMBER */
bus-num = <0>; /* embeddedsw.dts.params.bus-num type NUMBER */
num-chipselect = <4>; /* embeddedsw.dts.params.num-chipselect type NUMBER */
status = "okay"; /* embeddedsw.dts.params.status type STRING */
spidev1: spidev@0 {
compatible = "rohm,dh2228fv"; /* appended from boardinfo */
reg = <0>; /* appended from boardinfo */
spi-max-frequency = <100000000>; /* appended from boardinfo */
enable-dma = <1>; /* appended from boardinfo */
}; //end spidev@0 (spidev1)
}; //end spi@0xfff01000 (hps_0_spim1)
hps_0_qspi: flash@0xff705000 {
compatible = "cadence,qspi-18.1", "cadence,qspi", "cdns,qspi-nor";
reg = <0xff705000 0x00000100>,
<0xffa00000 0x00000100>;
reg-names = "axi_slave0", "axi_slave1";
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 151 4>;
clocks = <&qspi_clk>;
bus-num = <2>; /* embeddedsw.dts.params.bus-num type NUMBER */
fifo-depth = <128>; /* embeddedsw.dts.params.fifo-depth type NUMBER */
num-chipselect = <4>; /* embeddedsw.dts.params.num-chipselect type NUMBER */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
bank-width = <2>;
device-width = <1>;
}; //end flash@0xff705000 (hps_0_qspi)
hps_0_sdmmc: flash@0xff704000 {
compatible = "altr,socfpga-dw-mshc"; /* appended from boardinfo */
reg = <0xff704000 0x00001000>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 139 4>;
clocks = <&l4_mp_clk &sdmmc_clk_divided>; /* appended from boardinfo */
clock-names = "biu", "ciu";
fifo-depth = <1024>; /* embeddedsw.dts.params.fifo-depth type NUMBER */
num-slots = <1>; /* embeddedsw.dts.params.num-slots type NUMBER */
status = "okay"; /* embeddedsw.dts.params.status type STRING */
#address-cells = <1>; /* appended from boardinfo */
#size-cells = <0>; /* appended from boardinfo */
broken-cd; /* appended from boardinfo */
cap-mmc-highspeed; /* appended from boardinfo */
cap-sd-highspeed; /* appended from boardinfo */
bus-width = <4>; /* appended from boardinfo */
altr,dw-mshc-ciu-div = <3>; /* appended from boardinfo */
altr,dw-mshc-sdr-timing = <0 3>; /* appended from boardinfo */
supports-highspeed; /* appended from boardinfo */
cd = <&hps_0_gpio1_porta 18 0>; /* appended from boardinfo */
cd-gpios = <&hps_0_gpio1_porta 18 0>; /* appended from boardinfo */
vmmc-supply = <®ulator_3_3v>; /* appended from boardinfo */
vqmmc-supply = <®ulator_3_3v>; /* appended from boardinfo */
slot_0: slot@0 {
reg = <0>; /* appended from boardinfo */
bus-width = <4>; /* appended from boardinfo */
}; //end slot@0 (slot_0)
}; //end flash@0xff704000 (hps_0_sdmmc)
hps_0_usb0: usb@0xffb00000 {
compatible = "snps,dwc-otg-18.1", "snps,dwc-otg", "snps,dwc2";
reg = <0xffb00000 0x00040000>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 125 4>;
clocks = <&usb_mp_clk>;
clock-names = "otg"; /* embeddedsw.dts.params.clock-names type STRING */
dev-nperio-tx-fifo-size = <4096>; /* embeddedsw.dts.params.dev-nperio-tx-fifo-size type NUMBER */
dev-perio-tx-fifo-size = "<512 512 512 512 512 512 512 512 512 512 512 512 512 512 512>"; /* embeddedsw.dts.params.dev-perio-tx-fifo-size type STRING */
dev-rx-fifo-size = <512>; /* embeddedsw.dts.params.dev-rx-fifo-size type NUMBER */
dev-tx-fifo-size = "<512 512 512 512 512 512 512 512 512 512 512 512 512 512 512>"; /* embeddedsw.dts.params.dev-tx-fifo-size type STRING */
dma-mask = <268435455>; /* embeddedsw.dts.params.dma-mask type NUMBER */
enable-dynamic-fifo = <1>; /* embeddedsw.dts.params.enable-dynamic-fifo type NUMBER */
host-nperio-tx-fifo-size = <2560>; /* embeddedsw.dts.params.host-nperio-tx-fifo-size type NUMBER */
host-perio-tx-fifo-size = <2560>; /* embeddedsw.dts.params.host-perio-tx-fifo-size type NUMBER */
host-rx-fifo-size = <2560>; /* embeddedsw.dts.params.host-rx-fifo-size type NUMBER */
phy-names = "usb2-phy"; /* embeddedsw.dts.params.phy-names type STRING */
status = "disabled"; /* embeddedsw.dts.params.status type STRING */
ulpi-ddr = <0>; /* embeddedsw.dts.params.ulpi-ddr type NUMBER */
voltage-switch = <0>; /* embeddedsw.dts.params.voltage-switch type NUMBER */
}; //end usb@0xffb00000 (hps_0_usb0)
hps_0_usb1: usb@0xffb40000 {
compatible = "snps,dwc-otg-18.1", "snps,dwc-otg", "snps,dwc2";
reg = <0xffb40000 0x00040000>;
interrupt-parent = <&hps_0_arm_gic_0>;
interrupts = <0 128 4>;
clocks = <&usb_mp_clk>;
clock-names = "otg"; /* embeddedsw.dts.params.clock-names type STRING */
dev-nperio-tx-fifo-size = <4096>; /* embeddedsw.dts.params.dev-nperio-tx-fifo-size type NUMBER */
dev-perio-tx-fifo-size = "<512 512 512 512 512 512 512 512 512 512 512 512 512 512 512>"; /* embeddedsw.dts.params.dev-perio-tx-fifo-size type STRING */
dev-rx-fifo-size = <512>; /* embeddedsw.dts.params.dev-rx-fifo-size type NUMBER */
dev-tx-fifo-size = "<512 512 512 512 512 512 512 512 512 512 512 512 512 512 512>"; /* embeddedsw.dts.params.dev-tx-fifo-size type STRING */
dma-mask = <268435455>; /* embeddedsw.dts.params.dma-mask type NUMBER */
enable-dynamic-fifo = <1>; /* embeddedsw.dts.params.enable-dynamic-fifo type NUMBER */
host-nperio-tx-fifo-size = <2560>; /* embeddedsw.dts.params.host-nperio-tx-fifo-size type NUMBER */
host-perio-tx-fifo-size = <2560>; /* embeddedsw.dts.params.host-perio-tx-fifo-size type NUMBER */
host-rx-fifo-size = <2560>; /* embeddedsw.dts.params.host-rx-fifo-size type NUMBER */
phy-names = "usb2-phy"; /* embeddedsw.dts.params.phy-names type STRING */
status = "okay"; /* embeddedsw.dts.params.status type STRING */
ulpi-ddr = <0>; /* embeddedsw.dts.params.ulpi-ddr type NUMBER */
voltage-switch = <0>; /* embeddedsw.dts.params.voltage-switch type NUMBER */
phys = <&usbphy0>; /* appended from boardinfo */
}; //end usb@0xffb40000 (hps_0_usb1)
hps_0_gmac0: ethernet@0xff700000 {
compatible = "synopsys,dwmac-18.1", "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac";
reg = <0xff700000 0x00002000>;
interrupt-parent = <&hps_0_arm_gic_0>;