forked from chipsalliance/verible
-
Notifications
You must be signed in to change notification settings - Fork 2
/
data_test.cc
181 lines (163 loc) · 6.9 KB
/
data_test.cc
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
// Copyright 2017-2020 The Verible Authors.
//
// Licensed under the Apache License, Version 2.0 (the "License");
// you may not use this file except in compliance with the License.
// You may obtain a copy of the License at
//
// http://www.apache.org/licenses/LICENSE-2.0
//
// Unless required by applicable law or agreed to in writing, software
// distributed under the License is distributed on an "AS IS" BASIS,
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
// See the License for the specific language governing permissions and
// limitations under the License.
// Unit tests for net-related concrete-syntax-tree functions.
//
// Testing strategy:
// The point of these tests is to validate the structure that is assumed
// about net declaration nodes and the structure that is actually
// created by the parser, so test *should* use the parser-generated
// syntax trees, as opposed to hand-crafted/mocked syntax trees.
#include "verilog/CST/data.h"
#include <vector>
#include "absl/strings/str_cat.h"
#include "common/analysis/syntax_tree_search.h"
#include "common/text/syntax_tree_context.h"
#include "common/text/text_structure.h"
#include "common/util/logging.h"
#include "gmock/gmock.h"
#include "gtest/gtest.h"
#include "verilog/CST/verilog_nonterminals.h"
#include "verilog/analysis/verilog_analyzer.h"
#undef ASSERT_OK
#define ASSERT_OK(value) ASSERT_TRUE((value).ok())
namespace verilog {
namespace {
TEST(GetIdentifiersFromDataDeclarationTest, EmptySource) {
VerilogAnalyzer analyzer("", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
EXPECT_TRUE(data_declarations.empty());
}
TEST(GetIdentifiersFromDataDeclarationTest, NoData) {
VerilogAnalyzer analyzer("module foo; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
EXPECT_TRUE(data_declarations.empty());
}
TEST(GetIdentifiersFromDataDeclarationTest, OneVariable) {
VerilogAnalyzer analyzer("module foo; logic v; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 1);
EXPECT_EQ(data_declarations[0]->text(), "v");
}
TEST(GetIdentifiersFromDataDeclarationTest, MultipleVariables) {
VerilogAnalyzer analyzer("module foo; logic x; logic y; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 2);
EXPECT_EQ(data_declarations[0]->text(), "x");
EXPECT_EQ(data_declarations[1]->text(), "y");
}
TEST(GetIdentifiersFromDataDeclarationTest, MultipleInlineVariables) {
VerilogAnalyzer analyzer("module foo; logic x, y, z; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 3);
EXPECT_EQ(data_declarations[0]->text(), "x");
EXPECT_EQ(data_declarations[1]->text(), "y");
EXPECT_EQ(data_declarations[2]->text(), "z");
}
TEST(GetIdentifiersFromDataDeclarationTest, MultipleMixedVariables) {
VerilogAnalyzer analyzer("module foo; logic x, y, z; logic a; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 4);
EXPECT_EQ(data_declarations[0]->text(), "x");
EXPECT_EQ(data_declarations[1]->text(), "y");
EXPECT_EQ(data_declarations[2]->text(), "z");
EXPECT_EQ(data_declarations[3]->text(), "a");
}
TEST(GetIdentifiersFromDataDeclarationTest, OneObjectVariable) {
VerilogAnalyzer analyzer("module top; foo baz(0); endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 1);
EXPECT_EQ(data_declarations[0]->text(), "baz");
}
TEST(GetIdentifiersFromDataDeclarationTest, MultipleObjectVariables) {
VerilogAnalyzer analyzer("module top; foo baz(0); foo bay(1); endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 2);
EXPECT_EQ(data_declarations[0]->text(), "baz");
EXPECT_EQ(data_declarations[1]->text(), "bay");
}
TEST(GetIdentifiersFromDataDeclarationTest, MultipleInlineObjectVariables) {
VerilogAnalyzer analyzer("module top; foo baz(0), bay(1); endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 2);
EXPECT_EQ(data_declarations[0]->text(), "baz");
EXPECT_EQ(data_declarations[1]->text(), "bay");
}
TEST(GetIdentifiersFromDataDeclarationTest, CompleteMixOfVariables) {
VerilogAnalyzer analyzer(R"(
module foo;
foo bax(0);
foo baz(0), bay(1);
logic a;
logic b, c;
endmodule)",
"");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 6);
EXPECT_EQ(data_declarations[0]->text(), "bax");
EXPECT_EQ(data_declarations[1]->text(), "baz");
EXPECT_EQ(data_declarations[2]->text(), "bay");
EXPECT_EQ(data_declarations[3]->text(), "a");
EXPECT_EQ(data_declarations[4]->text(), "b");
EXPECT_EQ(data_declarations[5]->text(), "c");
}
TEST(GetIdentifiersFromDataDeclarationTest, DoNotMatchArrayDeclarations) {
VerilogAnalyzer analyzer("module top; logic v[M:N]; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 1);
EXPECT_EQ(data_declarations[0]->text(), "v");
}
TEST(GetIdentifiersFromDataDeclarationTest, DoNotMatchAssignedVariables) {
VerilogAnalyzer analyzer("module top; logic v = z; endmodule", "");
ASSERT_OK(analyzer.Analyze());
const auto& root = analyzer.Data().SyntaxTree();
const auto data_declarations =
GetIdentifiersFromDataDeclaration(*ABSL_DIE_IF_NULL(root));
ASSERT_EQ(data_declarations.size(), 1);
EXPECT_EQ(data_declarations[0]->text(), "v");
}
} // namespace
} // namespace verilog